Negative Edge Triggered JK flip flop 19 Mode with Active High Preset & Clear

0
Favorite
0
copy
Copy
137
Views
Negative Edge Triggered JK flip flop 19 Mode with Active High Preset & Clear

Circuit Description

Graph image for Negative Edge Triggered JK flip flop 19 Mode with Active High Preset & Clear

Circuit Graph

This 4-bit digital counter is a sequential circuit that uses JK flipflops, AND gates, and a digital clock. For each clock tick, the 4-bit output increments by one. After it reaches it's maximum value of 15 (calculated by 2^4-1), it resets to zero. Each probe measures one bit of the output, with PR1 measuring the least significant bit and PR4 measuring the most significant bit. PR5 is the clock. Expand this circuit by adding a digital to analog converter!

There are currently no comments

Creator

achraf93

46 Circuits

Date Created

1 year, 3 months ago

Last Modified

11 months, 1 week ago

Tags

  • digital
  • counter
  • 4-bit

Circuit Copied From