Positive triggered JK FF BCD UP conter active low

0
Favorite
2
copy
Copy
217
Views
Positive triggered JK FF BCD UP conter active low

Circuit Description

Graph image for Positive triggered JK FF BCD UP conter active low

Circuit Graph

This 4-bit digital counter is a sequential circuit that uses JK flipflops, AND gates, and a digital clock. For each clock tick, the 4-bit output increments by one. After it reaches it's maximum value of 15 (calculated by 2^4-1), it resets to zero. Each probe measures one bit of the output, with PR1 measuring the least significant bit and PR4 measuring the most significant bit. PR5 is the clock. Expand this circuit by adding a digital to analog converter!

There are currently no comments

Profile image for Nishant069

MOD11 counter Rising JK FF Active HiGh set and reset

Nishant069
Profile image for vip.in

Positive triggered JK FF BCD UP conter active low

vip.in

Creator

Nishant069

93 Circuits

Date Created

2 years, 10 months ago

Last Modified

2 years, 10 months ago

Tags

  • digital
  • counter
  • 4-bit

Circuit Copied From