MAPA ED 0-15 4-Bit Digital Counter (1) Synchronous

0
Favorite
1
copy
Copy
357
Views
MAPA ED 0-15 4-Bit Digital Counter (1) Synchronous

Circuit Description

Graph image for MAPA ED 0-15 4-Bit Digital Counter (1) Synchronous

Circuit Graph

This 4-bit digital counter is a sequential circuit that uses JK flipflops, AND gates, and a digital clock. For each clock tick, the 4-bit output increments by one. After it reaches it's maximum value of 15 (calculated by 2^4-1), it resets to zero. Each probe measures one bit of the output, with PR1 measuring the least significant bit and PR4 measuring the most significant bit. PR5 is the clock. Expand this circuit by adding a digital to analog converter!

There are currently no comments

Profile image for abroio

MAPA ED 0-15 4-Bit Digital Counter Unsynchronous

abroio

Creator

abroio

13 Circuits

Date Created

3 years, 7 months ago

Last Modified

3 years, 7 months ago

Tags

  • digital
  • counter
  • 4-bit

Circuit Copied From